DocumentCode :
3364026
Title :
A new NDA timing error detector for BPSK and QPSK with an efficient hardware implementation for ASIC-based and FPGA-based wireless receivers
Author :
Linn, Yair
Author_Institution :
British Columbia Univ., Vancouver, BC, Canada
Volume :
4
fYear :
2004
fDate :
23-26 May 2004
Abstract :
This paper introduces and characterizes a new Non Data Aided (NDA) Timing Error Detector (TED) for symbol timing recovery PLLs in BPSK and QPSK receivers operating in AWGN channels. The detector necessitates only two samples per symbol, and a simple hardware structure is found for its computation process, which allows for an exceptionally compact implementation in an FPGA or ASIC. The detector will further be shown to be signal-level independent and hence extremely resistant to fading and to imperfections in the operation of the AGC circuit. In terms of tracking performance, that of the proposed detector will be shown to be better or comparable vs. that of the Gardner NDA TED and the Gardner Decision Directed TED.
Keywords :
AWGN channels; application specific integrated circuits; automatic gain control; error detection; field programmable gate arrays; phase locked loops; quadrature phase shift keying; radio receivers; signal detection; synchronisation; AGC circuit; ASIC based wireless receivers; AWGN channels; BPSK receivers; FPGA based wireless receivers; QPSK receivers; hardware implementation; nondata aided timing error detector; symbol timing recovery PLL; Binary phase shift keying; Detectors; Hardware; Quadrature phase shift keying; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329041
Filename :
1329041
Link To Document :
بازگشت