DocumentCode :
3364028
Title :
Development of bonding process for high density fine pitch micro bump interconnections with wafer level underfill for 3D applications
Author :
Rao, V. Srinivasa ; Ser Choong Chong ; Chen Zhaohui ; Jie Li Aw ; Ching, Eva Wai Leong ; Hwang Gilho ; Fernandez, Daniel Moses
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2013
fDate :
11-13 Dec. 2013
Firstpage :
543
Lastpage :
548
Abstract :
Realization of 3D IC packaging is mainly depends on the success of fine pitch micro bump bonding process for thin chips stacking and reliability of micro bump interconnections between stacked chips. The uniformity of micro bumps is the critical requirement to achieve good micro bump bonding, and the chip warpage during bonding and underfilling of micro gaps between stacked chips is key challenge in 3D IC packaging. In this work, The FEM modeling and simulations has been carried out to understand the effect of the package parametric on chip warpage and results revealed that chip thickness and substrate thickness has significant effect on chip warpage. The warpage of the test chip with TSVs is lower when compared to test vehicle without TSVs. The fabrication process has been optimized to achieve uniform high density fine pitch micro bumps of 10 μm diameter at 20 μm pitch. Flip chip bonding processes for 20 μm pitch micro bumps with and without pre-applied wafer level underfill material are optimized using conventional reflow and thermal compression bonding (TCB) respectively. Capillary underfill process is also optimized for micro gaps of less than 20 μm and achieved void free underfilling. Thermal compression bonding temperature and force profiles are optimized for micro bumps with pre-applied wafer level underfill material, and achieved good micro bump joints with void free underfilling. Cross-sectional analysis revealed good micro bump joints with and without pre-applied underfill materials and CSAM analysis revealed void free underfilling is feasible using capillary underfilling as well as TCB with pre-applied wafer level underfill. Finally, this paper demonstrated bonding process for high density fine pitch micro bumps for thin large chips stacking which required for 3D IC packaging application.
Keywords :
fine-pitch technology; finite element analysis; flip-chip devices; integrated circuit bonding; integrated circuit interconnections; integrated circuit reliability; lead bonding; three-dimensional integrated circuits; -applied wafer level underfill material; 3D IC packaging; CSAM analysis; FEM modeling; TCB; TSVs; capillary underfill process; chip thickness; chip warpage; cross-sectional analysis; fabrication process; fine pitch microbump bonding process; flip chip bonding processes; force profiles; high density fine pitch microbump interconnections; microbump joint; package parametric on chip warpage; reflow compression bonding; reliability; size 10 mum; stacked chips; substrate thickness; test chip warpage; thermal compression bonding; thermal compression bonding temperature; thin chip stacking; void free underfilling; wafer level underfill; Conferences; Decision support systems; Electronics packaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC 2013), 2013 IEEE 15th
Conference_Location :
Singapore
Print_ISBN :
978-1-4799-2832-3
Type :
conf
DOI :
10.1109/EPTC.2013.6745779
Filename :
6745779
Link To Document :
بازگشت