Title :
Novel Variation-Aware Circuit Design of Scaled LTPS TFT for Ultra low Power, Low-Cost Applications
Author :
Li, Jing ; Kang, Kunhyuk ; Roy, Kaushik
Author_Institution :
Purdue Univ., West Lafayette
fDate :
May 30 2007-June 1 2007
Abstract :
Recently, the demand for ultra low-power and low-cost digital design has grown significantly due to the fast growth of battery-operated portable applications. Many such applications need circuits to be fabricated on flexible substrate such as polymer, glass etc. Low Temperature Polycrystalline Silicon Thin Film Transistors (LTPS-TFTs) have been a promising candidate to realize digital circuits on such flexible substrates with low manufacturing cost. Typically, TFT device sizes are large with many high defect grain boundary (GB) regions in the channel. Therefore, they usually operate at high supply (10~20 V) to achieve sufficient current drive ability. Device optimization (i.e, scaling of L, Tox etc) can allow us to reduce the supply voltage for low-power and better performance but that would increase the statistical variations induced by randomly located GBs. Due to polycrystalline material properties, this inherent GB variation is much more significant than the other parametric variations (i.e., L, W and Tox variation). To ensure low power dissipation, good performance and robustness, it is imperative to develop techniques which can predict and minimize the effect of such variations in the circuits. In this work, we explore an efficient design methodology to aggressively reduce the device-to-device variation in LTPS-TFT circuits. First, a response surface method (RSM) is used to accurately predict the statistical variation in LTPS-TFT devices. Our simulation results in 200 nm technology node show that due to the intrinsic variation induced by the random position and orientation of grain boundaries (GBs) in the channel, 61% variation (sigma/mu) in Ion can be observed. Under this assumption, we propose a variation-aware circuit design technique based on the multi-finger parallel (MFP) TFT structure. It is shown that by using our proposed MFP TFT structure, one can reduce the variation (sigma/mu) in Ion by 18%~ 30% with 9%~27% overhead in area.
Keywords :
digital integrated circuits; elemental semiconductors; flexible electronics; grain boundaries; integrated circuit design; low-power electronics; response surface methodology; silicon; thin film transistors; Si; battery-operated portable electronics; defect grain boundary region; device-to-device variation; flexible substrate; low-cost digital design; low-temperature polycrystalline silicon thin film transistors; multifinger parallel structure; power dissipation; response surface method; scaled LTPS TFT; size 200 nm; statistical variation; variation-aware circuit design; voltage 10 V to 20 V; Circuit synthesis; Digital circuits; Flexible printed circuits; Glass; Grain boundaries; Polymers; Silicon; Substrates; Temperature; Thin film transistors; Low-temperature polycrystalline-Silicon (LTPS); Response Surface Method (RSM); grain boundary (GB); thin film transistor (TFT);
Conference_Titel :
Integrated Circuit Design and Technology, 2007. ICICDT '07. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
1-4244-0757-5
Electronic_ISBN :
1-4244-0757-5
DOI :
10.1109/ICICDT.2007.4299589