DocumentCode :
3364431
Title :
Customizable security-aware cache for FPGA-based soft processors
Author :
Kurek, Maciej ; Ilkos, Ioannis ; Luk, Wayne
Author_Institution :
Dept. of Comput., Imperial Coll. London, London, UK
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
44
Lastpage :
50
Abstract :
This paper describes a security-aware cache targeting field programmable gate array (FPGA) technology. Our design is based on an architecture with a remapping table, which provides resilience against side-channel timing attacks. We show how this cache design can be optimised for FPGA re sources by an index decoder with content addressable memory structure, which can be customized to meet various requirements. We show, for the first time, how our security aware cache can be included in the Leon 3 processor, and its performance and resource usage are evaluated.
Keywords :
cache storage; field programmable gate arrays; security of data; FPGA-based soft processors; content addressable memory structure; customizable security-aware cache; field programmable gate array; index decoder; remapping table; side-channel timing attacks; Computer aided manufacturing; Context; Decoding; Field programmable gate arrays; Indexes; Program processors; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2011 VII Southern Conference on
Conference_Location :
Cordoba
Print_ISBN :
978-1-4244-8847-6
Type :
conf
DOI :
10.1109/SPL.2011.5782623
Filename :
5782623
Link To Document :
بازگشت