• DocumentCode
    3364598
  • Title

    Fault isolation with backside polish for trench Schottky diode

  • Author

    Ismail, Nur ; Nasaruddin, Muhammad Hasif ; Rahim, Bazura Abdul ; Wan Adini, Wan Sabeng ; Mat Hussin, Mohd Rofei

  • Author_Institution
    MIMOS Berhad, Kuala Lumpur, Malaysia
  • fYear
    2013
  • fDate
    11-13 Dec. 2013
  • Firstpage
    681
  • Lastpage
    684
  • Abstract
    Photon Emission Microscopy (PEM) is one of the well-known fault isolation tool used in most failure analysis lab. The tool works on a principle whereby light will be emitted from the electron-hole pair recombination and carrier excitation when there is junction breakdown. However, this light emission is very weak causing fault isolation impossible to be detected on front side of Schottky diode wafer which is covered with thick Aluminium metallization. Therefore, a backside polishing method is required to thin the bulk Silicon to allow optimum transmission and thus failure site localization. In this study, Schottky diode wafer which has failed low (early) junction breakdown was thin down from total thickness of 640um. Final thickness of 40um does reveal an emission but do not able to show the die pattern. Emission was detected using InGaAs camera (λ=900nm to 1600nm). Die pattern is needed to be seen from the backside to be able to locate the exact fault localization spot on the front side. Die were further thin down to final thickness of 30um of total thickness including metallization. This paper will reveal the steps taken to polish die backside which is done by using ASAP-1 Ultratec sample preparation tool. Results showed that after thinning bulk Silicon to 30um with mirror finishing, die pattern was clearly visible. Fault localization done using PHEMOS 1000 where emission spot observed and samples were continued with cross-sectioning analysis. Cross-sectional analysis using Dual Beam system showed that there is Aluminium metallization diffused into mesa and trench region. Aluminium migration into these regions will cause high leakage and lowe (early) junction breakdown failure on the trench Schottky diode.
  • Keywords
    III-V semiconductors; Schottky diodes; aluminium; elemental semiconductors; failure analysis; gallium arsenide; indium compounds; isolation technology; polishing; semiconductor device breakdown; semiconductor device metallisation; silicon; ASAP-1 Ultratec sample preparation tool; Al; InGaAs; InGaAs camera; PHEMOS 1000; Schottky diode wafer; Si; aluminium migration; backside polishing method; carrier excitation; cross-sectional analysis; die pattern; dual beam system; electron-hole pair recombination; failure analysis lab; failure site localization; fault isolation; junction breakdown failure; light emission; mesa region; mirror finishing; optimum transmission; photon emission microscopy; size 30 mum; size 40 mum; size 640 mum; thick aluminium metallization; trench Schottky diode; trench region; wavelength 900 nm to 1600 nm; Conferences; Decision support systems; Electronics packaging;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics Packaging Technology Conference (EPTC 2013), 2013 IEEE 15th
  • Conference_Location
    Singapore
  • Print_ISBN
    978-1-4799-2832-3
  • Type

    conf

  • DOI
    10.1109/EPTC.2013.6745806
  • Filename
    6745806