DocumentCode :
3364767
Title :
Test-time reduction methodology: Innovative ways to reduce test time for server products
Author :
Dimaandal, Eric ; Padilla, Milan
Author_Institution :
Adv. Micro Devices, Inc., Singapore, Singapore
fYear :
2013
fDate :
11-13 Dec. 2013
Firstpage :
718
Lastpage :
722
Abstract :
This paper deals with the challenges of implementing an innovative test-time reduction technique for the testing of server microprocessor products. In the testing of microprocessors, operating frequency and power calculations are done primarily during automated test equipment (ATE) insertion. This presents a significant opportunity to reduce test time because there is no generic or universal method to execute such flows, which are dependent on the ATE platform used. This paper provides an approach of smart/hybrid search and binning methodology used for both power-binning and speed-binning that reduced test time, and overall test cost, significantly. This has proved effective for the Sapphire test platform used by AMD in testing server-based microprocessor devices.
Keywords :
automatic test equipment; integrated circuit manufacture; integrated circuit testing; microprocessor chips; semiconductor device testing; automated test equipment insertion; operating frequency; power binning; power calculations; server based microprocessor devices; server microprocessor products; speed binning; test time reduction methodology; Equations; Java; Market research; Mathematical model; Microprocessors; Servers; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC 2013), 2013 IEEE 15th
Conference_Location :
Singapore
Print_ISBN :
978-1-4799-2832-3
Type :
conf
DOI :
10.1109/EPTC.2013.6745814
Filename :
6745814
Link To Document :
بازگشت