DocumentCode
336505
Title
Methodology of logic synthesis for implementation using heterogeneous LUT FPGAs
Author
Lemberski, I.
Author_Institution
Riga Aviation Univ., Latvia
fYear
1999
fDate
4-6 Mar 1999
Firstpage
242
Lastpage
243
Abstract
Logic synthesis method for heterogeneous LUT FPGAs implementation is proposed As all example, XILINX4000 architecture is considered. The method takes XILINX4000 architectural features (heterogeneous LUTs of 3 and 4 inputs) into account and includes two step decomposition. In the first step, two-level logic representation is transformed into a graph of at most 4 fanin nodes (after this step, each node can be mapped onto 4 input LUT). In the second step, selected 4 fanin nodes are re-decomposed into 3 fanin nodes to ensure mapping onto 3 input LUTs. Re-decomposition task is formulated as substituting node two fanins for exactly one fanin
Keywords
field programmable gate arrays; logic design; XILINX4000 architecture; fanin nodes; graph; heterogeneous LUT FPGA; logic synthesis; two step decomposition; two-level logic representation; Field programmable gate arrays; Logic functions; Minimization methods; Optimization methods; Propagation delay; Signal generators; Table lookup;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI, 1999. Proceedings. Ninth Great Lakes Symposium on
Conference_Location
Ypsilanti, MI
ISSN
1066-1395
Print_ISBN
0-7695-0104-4
Type
conf
DOI
10.1109/GLSV.1999.757424
Filename
757424
Link To Document