Title :
Improved Low Power Full Scan BIST
Author_Institution :
Dhirubhai Ambani Inst. of Inf. & Commun. Technol., Gandhinagar
Abstract :
This paper proposes a low power scan-based BIST scheme that can reduce test length and switching activity in CUT without compromising fault coverage. The proposed scheme aims at improving test quality and power dissipation by combining some solutions available in the literature. It combines test-per-clock and test-per-scan test application methods, uses two functional lengths during scan, and a low transition random test pattern generator (LT-RTPG) as TPG. Experimental results on ISCAS89 benchmark circuits demonstrate that the proposed scheme reaches the desired fault coverage with significantly shorter test length while maintaining transition reduction.
Keywords :
built-in self test; circuit testing; random processes; BIST; ISCAS89 benchmark circuits; built in self test; circuit under test; low power full scan BIST; low transition random test pattern generator; power dissipation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Flip-flops; Registers; Switching circuits; Test pattern generators; Vectors;
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
DOI :
10.1109/ICECS.2007.4511187