DocumentCode :
3366949
Title :
Programmable logic arrays in single-electron transistor technology
Author :
Gerousis, Costa ; Grepiotis, Arthur
Author_Institution :
Dept. of Phys., Christopher Newport Univ., Newport News, VA
fYear :
2008
fDate :
14-17 Sept. 2008
Firstpage :
81
Lastpage :
84
Abstract :
This paper presents a programmable logic array (PLA) layered structure composed of single-electron tunneling transistor (SET) devices. In this array bits of information are represented by the presence or absence of single electrons at conducting islands. A layer in the array is composed of a SET summing-inverter cell replicated for performing a programmable Boolean operation of its inputs. A number of layers are added on to implement the logic function. We confirm the correct and stable operation of the PLA matrix using a well-known single-electron circuit simulator based on Monte Carlo technique. We then discuss challenges facing SETs and end with conclusions.
Keywords :
Boolean functions; Monte Carlo methods; nanoelectronics; programmable logic arrays; single electron transistors; Monte Carlo technique; SET summing-inverter cell; conducting islands; nanoelectronics; programmable Boolean operation; programmable logic array layered structure; single-electron circuit simulator; single-electron tunneling transistor devices; Circuit simulation; Electrodes; Logic devices; Monte Carlo methods; Programmable logic arrays; Quantum capacitance; Single electron devices; Single electron transistors; Temperature; Tunneling; Nanoelectronics; circuit simulation; single-electron device;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals and Electronic Systems, 2008. ICSES '08. International Conference on
Conference_Location :
Krakow
Print_ISBN :
978-83-88309-47-2
Electronic_ISBN :
978-83-88309-52-6
Type :
conf
DOI :
10.1109/ICSES.2008.4673363
Filename :
4673363
Link To Document :
بازگشت