DocumentCode :
3366970
Title :
Ultra Low Power ASIP Design for Wireless Sensor Nodes
Author :
Nil, Michael De ; Yseboodt, Lennart ; Bouwens, Frank ; Hulzink, Jos ; Berekovic, Mladen ; Huisken, Jos ; Van Meerbergen, Jef
Author_Institution :
Eindhoven Univ. of Technol., Eindhoven
fYear :
2007
fDate :
11-14 Dec. 2007
Firstpage :
1352
Lastpage :
1355
Abstract :
This work presents a methodology for designing an ultra low power application specific instruction set processor. This paper shows the different steps to develop a digital signal processing architecture for a single channel ECG application assuming a system level power dissipation constraint of 100¿W. We follow a bottleneck driven approach based on the following steps. First coarse grained clock gating is applied. Next, the static as well as the dynamic dissipation of the digital processor is reduced and possibilities for future improvements are discussed. Finally, an optimal processor is built consuming 8.40¿W when running the reference application.
Keywords :
application specific integrated circuits; electrocardiography; wireless sensor networks; application specific instruction set processor; digital signal processing architecture; power dissipation constraint; single channel ECG application; ultra low power ASIP design; wireless sensor nodes; Application specific processors; Biosensors; Computational efficiency; Costs; Electrocardiography; Energy dissipation; Parameter extraction; Signal processing algorithms; Silicon; Wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-1377-5
Electronic_ISBN :
978-1-4244-1378-2
Type :
conf
DOI :
10.1109/ICECS.2007.4511249
Filename :
4511249
Link To Document :
بازگشت