DocumentCode :
3367194
Title :
AES hardware implementation in FPGA for algorithm acceleration purpose
Author :
Gielata, Artur ; Russek, Pawel ; Wiatr, Kazimierz
Author_Institution :
Dept. of Electron., AGH-UST, Cracow
fYear :
2008
fDate :
14-17 Sept. 2008
Firstpage :
137
Lastpage :
140
Abstract :
In this paper we investigate hardware implementation of AES-128 cipher standard on FPGA technology. In many network applications software implementations of cryptographic algorithms are slow and inefficient. To solve that problems custom architecture in reconfigurable hardware was proposed to speed up the performance and flexibility of Rijndael algorithm implementation. We aimed to achieve the maximum speed and efficiency of cipher process, therefore pipeline architecture of AES module was proposed. The investigations involved simulations and synthesis of VHDL code utilizing Virtex4 series of Xilinx.
Keywords :
cryptography; field programmable gate arrays; hardware description languages; pipeline arithmetic; AES hardware implementation; AES-128 cipher standard; FPGA technology; Rijndael algorithm; VHDL code; Virtex4 series; Xilinx; advanced encryption standard; algorithm acceleration purpose; cryptographic algorithms; pipeline architecture; reconfigurable hardware; software implementations; Acceleration; Computer architecture; Cryptography; Data security; Field programmable gate arrays; Hardware; Iterative algorithms; NIST; National security; Software algorithms; AES; FPGA; cryptography; hardware acceleration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals and Electronic Systems, 2008. ICSES '08. International Conference on
Conference_Location :
Krakow
Print_ISBN :
978-83-88309-47-2
Electronic_ISBN :
978-83-88309-52-6
Type :
conf
DOI :
10.1109/ICSES.2008.4673377
Filename :
4673377
Link To Document :
بازگشت