DocumentCode :
3367690
Title :
Architecture design of reconfigurable reed-solomon error correction codec
Author :
Sheng-Zong Fu ; Bo-Xuan Lu ; Ying-Hung Pan ; Jyun-Hong Shen ; Rong-Jian Chen
Author_Institution :
Nat. United Univ., Miaoli, Taiwan
fYear :
2013
fDate :
6-9 July 2013
Firstpage :
234
Lastpage :
235
Abstract :
This paper presents the architecture design of the reconfigurable Reed Solomon (RS) error correction codec that supports ten RS codes for any system which use the RS codes. The proposed design based on the reconfigurable architecture and accommodated with different code parameters. After entering a special set of RS parameters, the re-planning controller changes the data path to perform the corresponding RS coding and decoding. The proposed design can be applied to different applications of the data storage and the communication system.
Keywords :
Reed-Solomon codes; decoding; error correction codes; RS coding; RS decoding; architecture design; data storage; reconfigurable Reed Solomon error correction codec; Encoding; Polynomials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Infocomm Technology (ICAIT), 2013 6th International Conference on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4799-0464-8
Type :
conf
DOI :
10.1109/ICAIT.2013.6621568
Filename :
6621568
Link To Document :
بازگشت