DocumentCode :
3367948
Title :
Failure probability of SRAM-FPGA systems with Stochastic Activity Networks
Author :
Bernardeschi, Cinzia ; Cassano, Luca ; Domenici, Andrea
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
293
Lastpage :
296
Abstract :
We describe a simulation-based fault injection technique for calculating the probability of failures caused by SEUs in the configuration memory of SRAM-FPGA systems. Our approach relies on a model of FPGA netlists realised with the Stochastic Activity Networks (SAN) formalism. We validate our method by reproducing the results presented in other studies for some representative combinatorial circuits, and we explore the applicability of the proposed technique by analysing the actual implementation of a circuit for the generation of Cyclic Redundancy Check codes.
Keywords :
SRAM chips; combinational circuits; cyclic redundancy check codes; failure analysis; field programmable gate arrays; SAN; SEU; SRAM-FPGA system; combinatorial circuit; cyclic redundancy check code; failure probability; simulation-based fault injection technique; single event upset; stochastic activity network; Circuit faults; Field programmable gate arrays; Integrated circuit modeling; Logic gates; Solid modeling; Storage area networks; Table lookup; Failure Probability; SRAM-FPGA; Simulation; Single Event Upset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Conference_Location :
Cottbus
Print_ISBN :
978-1-4244-9755-3
Type :
conf
DOI :
10.1109/DDECS.2011.5783098
Filename :
5783098
Link To Document :
بازگشت