DocumentCode :
3367977
Title :
Sample synchronization of multiple multiplexed DA and AD converters in FPGAs
Author :
Ohlemueller, Thilo ; Petri, Markus
Author_Institution :
IHP GmbH, Frankfurt (Oder), Germany
fYear :
2011
fDate :
13-15 April 2011
Firstpage :
301
Lastpage :
304
Abstract :
In this paper we investigate the problem of multiple multiplexing DA and AD converters in respect to the sample synchronicity. Different proposals for solution are presented. We show a method to synchronize multiple multiplexed high speed DA and AD converters in FPGAs. The method determines the phase difference between the data clocks of two DA/AD converters, but avoids shifting the input/output data and dealing with multiple clock domains. Specific hardware setup and FPGA implementation details are analyzed and taken into account as well.
Keywords :
analogue-digital conversion; digital-analogue conversion; field programmable gate arrays; FPGA; input-output data; multiple clock domains; multiple multiplexed AD converters; multiple multiplexed DA converters; synchronicity; Clocks; Field programmable gate arrays; Hardware; Multiplexing; Phase locked loops; Routing; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Conference_Location :
Cottbus
Print_ISBN :
978-1-4244-9755-3
Type :
conf
DOI :
10.1109/DDECS.2011.5783100
Filename :
5783100
Link To Document :
بازگشت