DocumentCode :
3368163
Title :
A low-power decimation filter for a sigma-delta converter based on a power-optimized sinc filter
Author :
Gerosa, Andrea ; Neviani, Andrea
Author_Institution :
Dept. of Inf. Eng., Padova Univ., Italy
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
This work proposes a digital sinc filter based on the direct implementation of the convolution relationship between the input samples and the filter coefficients. The proposed technique is an alternative to standard CIC approach and implies less hardware complexity that translates in power and area savings. The proposed technique has been applied to the design of a complete decimator for a ΣΔ converter intended for cardiac pacemakers. The simulation of a standard cell implementation of the filter proved good functionality of the decimator and demonstrated a 20% power saving for the whole decimator descending from a 50% power saving in the sinc stage.
Keywords :
CMOS digital integrated circuits; comb filters; digital filters; integrated circuit design; integrated circuit modelling; logic design; logic simulation; low-power electronics; sigma-delta modulation; cardiac pacemakers; decimator descending; digital sinc filter; filter coefficients; low power decimation filter; power optimized sinc filter; sigma delta converter; sinc stage; standard cell implementation; CMOS technology; Delta-sigma modulation; Design optimization; Digital filters; Energy consumption; Finite impulse response filter; Hardware; Information filtering; Information filters; Pacemakers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329254
Filename :
1329254
Link To Document :
بازگشت