Title :
Fast construction of test-program generators for digital signal processors
Author :
Rubin, Shai ; Levinger, Moshe ; Pratt, Randall R. ; Moore, William P.
Author_Institution :
Res. Lab., IBM Corp., Haifa, Israel
Abstract :
Test-program generators play a key role in hardware functional verification of large scale processors. However, in the DSP domain, the usage of full-blown test-program generators is much less popular, mainly due to the limited resources (time and money) available when developing such systems. This paper describes a work-model for the fast, low cost construction of a test-program generator for DSPs. The core technology uses Genesys, a known test program generator that, until now, has been used for the verification of large scale processor families, such as PowerPC and x86. We developed the model while using Genesys for verification of the IBM C54XDSP, a fixed-point DSP. The case study shows that it is possible to build a full test-program generator in a very short time and thus achieve better verification coverage in spite of the shorter development time
Keywords :
automatic programming; digital signal processing chips; fixed point arithmetic; program verification; DSP domain; Genesys; IBM C54XDSP; PowerPC; development time; digital signal processors; fast low cost construction; fixed-point DSP; full test-program generator; hardware functional verification; large scale processors; test-program generators; work-model; x86; Automatic programming; Automatic testing; Costs; Digital signal processing; Digital signal processors; Large-scale systems; Predictive models; Scheduling; Signal generators; System testing;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1999. Proceedings., 1999 IEEE International Conference on
Conference_Location :
Phoenix, AZ
Print_ISBN :
0-7803-5041-3
DOI :
10.1109/ICASSP.1999.758317