DocumentCode :
3370130
Title :
Ultra-low power FIR filter using STSC-CVL logic
Author :
Roy, Sajib ; Nipun, Md Murad Kabir ; Wikner, J. Jacob
Author_Institution :
Linkoping Univ., Linkoping, Sweden
fYear :
2011
fDate :
2-4 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
The paper shows the implementation of digital FIR filter using ultra-low power logic components. Source coupled logic is used and operated at sub-threshold region to achieve low power consumption while keeping a satisfactory output swing. The STSCL (sub-threshold source coupled logic) circuit is added with controllable voltage-level feature to minimize overall leakage current flow, including both gate leakage and sub-threshold. Seven-stage ring oscillators are implemented in CMOS, STSCL and our proposed logic at similar supply voltage to observe the differences with power consumption for the proposed technique came at nW range. Later on the FIR was design in both CMOS and proposed with measurement results shown in the paper. All measurements for are shown using 65 nm process technology, at a supply voltage of 0.5 V.
Keywords :
CMOS integrated circuits; FIR filters; logic circuits; logic gates; oscillators; power filters; CMOS; controllable voltage-level feature; digital FIR filter; gate leakage; ring oscillator; size 65 nm; sub-threshold source coupled logic circuit; ultra-low power logic component; voltage 0.5 V; CMOS integrated circuits; Finite impulse response filter; Gate leakage; Logic gates; MOS devices; Power demand; FIR filter; PDP; controllable voltage level; gate leakage; sub-threshold source couple logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2011 IEEE International Conference on
Conference_Location :
Kaohsiung
ISSN :
Pending
Print_ISBN :
978-1-4244-9019-6
Type :
conf
DOI :
10.1109/ICICDT.2011.5783230
Filename :
5783230
Link To Document :
بازگشت