• DocumentCode
    3370195
  • Title

    Performance comparison review of Radix-based multiplier designs

  • Author

    Swee, Kelly Liew Suet ; Hiung, Lo Hai

  • Author_Institution
    Dept. of Electr. & Electron. Eng., Univ. Teknol. PETRONAS, Tronoh, Malaysia
  • Volume
    2
  • fYear
    2012
  • fDate
    12-14 June 2012
  • Firstpage
    854
  • Lastpage
    859
  • Abstract
    This is a study of the relative performance comparison of Radix-based Booth Encoding multiplier. Multipliers included in the comparison are Radix-2 Booth Encoding multiplier, Radix-4 Booth Encoding multiplier, Radix-8 Booth Encoding multiplier, Radix-16 Booth Encoding multiplier and Radix-32 Booth Encoding multiplier. All these multiplier designs were modeled in Verilog HDL and synthesized based on TSMC 0.35-micron ASIC Design Kit standard cell library. The performance data was extracted after logic synthesis has been done by using Leonardo Spectrum for Area, Speed and Auto-Optimization modes. From the findings obtained, it is known that the gate level and delay synthesis performances of the Radix-4 Booth Encoding multiplier are reduced if it is compared to Radix-2 Booth Encoding multiplier design. Then, as the higher the number of Radix-based multiplier, both the gate level and the delay performances will increase due to the complexity of the partial products encoded. However, the largest area and longest timing delay can still be seen in Radix-2 Booth Encoding multiplier. The comparison of the 32-bit Radix-based Booth Encoding variants indicates that the Radix-4 Booth Encoding multiplier is the best multiplier in terms of high-speed applications and low area constraint.
  • Keywords
    application specific integrated circuits; circuit optimisation; digital arithmetic; encoding; logic design; multiplying circuits; Leonardo spectrum; TSMC ASIC design kit standard cell library; Verilog HDL; area mode; autooptimization modes; delay synthesis; gate level synthesis; logic synthesis; radix-16 booth encoding multiplier; radix-2 booth encoding multiplier; radix-32 booth encoding multiplier; radix-4 booth encoding multiplier; radix-8 booth encoding multiplier; radix-based multiplier designs; size 0.35 micron; speed mode; timing delay; word length 32 bit; Artificial intelligence; Delay; Encoding; Hardware design languages; Logic gates; Standards; Digital arithmetic; Radix-16 Booth Encoding multiplier; Radix-2 Booth Encoding multiplier; Radix-32 Booth Encoding multiplier; Radix-4 Booth Encoding multiplier; Radix-8 Booth Encoding multiplier; logic synthesis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Intelligent and Advanced Systems (ICIAS), 2012 4th International Conference on
  • Conference_Location
    Kuala Lumpur
  • Print_ISBN
    978-1-4577-1968-4
  • Type

    conf

  • DOI
    10.1109/ICIAS.2012.6306134
  • Filename
    6306134