DocumentCode :
3371000
Title :
Efficient hardware architecture for Particle Filter based object tracking
Author :
El-Halym, Howida A Abd ; Mahmoud, Imbaby I. ; Habib, S.E.-D.
Author_Institution :
Nucl. Res. Center, Atomic Energy Authority, Egypt
fYear :
2010
fDate :
26-29 Sept. 2010
Firstpage :
4497
Lastpage :
4500
Abstract :
In this paper, an efficient hardware architecture of Sample Important Resample Particle Filter (SIRF) is presented. This architecture carries out the sampling, weighting, and output calculations steps concurrently. The resampling step is implemented in a massively parallel form. For weight computation step, piecewise linear function is used instead of the classical exponential function. This decreases the complexity of the architecture without degrading the results. The presented architecture allows efficient memory utilization in addition to resource saving. Synthesis results confirmed the resource reduction and speed up advantages of our design. The hardware implementation targeted an Enhanced PF for object tracking application. FPGA is used as the implementation hardware platform.
Keywords :
object tracking; particle filtering (numerical methods); piecewise linear techniques; FPGA; hardware architecture; object tracking; piecewise linear function; sample important resample particle filter; Engines; Field programmable gate arrays; Hardware; Particle filters; Registers; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing (ICIP), 2010 17th IEEE International Conference on
Conference_Location :
Hong Kong
ISSN :
1522-4880
Print_ISBN :
978-1-4244-7992-4
Electronic_ISBN :
1522-4880
Type :
conf
DOI :
10.1109/ICIP.2010.5653817
Filename :
5653817
Link To Document :
بازگشت