DocumentCode :
3371262
Title :
The 65nm PACDSP subsystem with embedded thermal sensors
Author :
Hsieh, Hsien-Ching ; Wen, Shui-An ; Liao, Che-Yu ; Lin, Huang-Lun ; Huang, Po-Han ; Tung, Shing-Wu
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
25-28 April 2011
Firstpage :
1
Lastpage :
4
Abstract :
Today´s embedded systems mostly target on portable devices, which are expected not only to be small, lightweight, fully functional, and real-time, but also to provide extremely long battery lifetime. Therefore, energy-efficiency has become a new challenge. Due to this reason, the power consumption is more and more important for the system on chip (SoC) design. In this paper, we discuss the 65nm DSP subsystem which provides a power optimized DSP subsystem for dual-core software development and SoC prototyping. The most important component of 65nm DSP subsystem is the 65nm Media Platform IC. In the 65nm Media Platform IC, the dynamic voltage & frequency scaling (DVFS) and power gating mechanism have been applied to reduce power dissipations with a novel Unified Power Format (UPF) flow. The 65nm Media Platform IC is fabricated in the TSMC 65nm CMOS technology, of which the estimated power dissipations are 40.97mW for 240MHz @1.0V and 56.47mW for 342MHz @1.2V respectively.
Keywords :
digital signal processing chips; embedded systems; intelligent sensors; system-on-chip; PACDSP subsystem; SoC prototyping; dual-core software development; embedded systems; embedded thermal sensors; energy-efficiency; system on chip; unified power format flow; Digital signal processing; Integrated circuits; Media; Power demand; Thermal sensors; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2011 International Symposium on
Conference_Location :
Hsinchu
ISSN :
Pending
Print_ISBN :
978-1-4244-8500-0
Type :
conf
DOI :
10.1109/VDAT.2011.5783539
Filename :
5783539
Link To Document :
بازگشت