DocumentCode :
3371722
Title :
Simultaneous delay and power optimization in global placement
Author :
Ekpanyapong, Mongkol ; Balakrishnan, Karthik ; Nanda, Vidit ; Lim, Sung Kyu
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
5
fYear :
2004
fDate :
23-26 May 2004
Abstract :
Delay and power minimization are two important objectives in the current circuit designs. Retiming is a very effective way for delay optimization for sequential circuits. In this paper we propose a framework for multi-level global placement with retiming, targeting simultaneous delay and power optimization. We propose GEO-P for power optimization and GEO-PD algorithm for simultaneous delay and power optimization and provide smooth wirelength, power and delay tradeoff. In GEO-PD, we use retiming based timing analysis and visible power analysis to identify timing and power critical nets and assign proper weights to them to guide the multi-level optimization process. We show an effective way to translate the timing and power analysis results from the original netlist to a coarsened subnetlist for effective multi-level delay and power optimization. Our GEO-P achieves 27% average power improvement and our GEO-PD provides gains in both delay and power improvement. To the best of our knowledge, this is the first paper addressing simultaneous delay and power optimization in multi-level global placement.
Keywords :
circuit optimisation; delays; integrated circuit layout; minimisation; sequential circuits; timing; GEO-P; GEO-PD; coarsened subnetlist; delay minimization; delay optimization; delay tradeoff; multilevel global placement; multilevel optimization; original netlist; power critical nets; power minimization; power optimization; power tradeoff; proper weights assigning; retiming-based timing analysis; sequential circuits; smooth wirelength; timing critical nets; visible power analysis; Circuit synthesis; Delay effects; Design engineering; Minimization; Partitioning algorithms; Power engineering and energy; Power engineering computing; Sequential circuits; Tiles; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329457
Filename :
1329457
Link To Document :
بازگشت