Title :
A systematic approach for analyzing fast addition algorithms using counter tree diagrams
Author :
Homma, Naofumi ; Sakiyama, Jun ; Wakamatsu, Taihei ; Aoki, Takafumi ; Higuchi, Tatsuo
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
Abstract :
This work presents a unified representation of fast addition algorithms based on counter tree diagrams (CTDs). By using CTDs, we can describe and analyze various adder architectures in a systematic way without using specific knowledge about underlying arithmetic algorithms. Examples of adder architectures that can be handled by CTDs include redundant-binary (RB) adders, signed-digit (SD) adders, positive-digit (PD) adders, carry-save adders, parallel counters (e.g., 3-2 counters and 4-2 counters) and networks of such basic adders/counters. In this paper, we focus on an application of CTDs to the analysis of two-operand RB adders with limited carry propagation. The analysis result shows that there exists possible two types 3-stage CTDs for the RB adders. From this result, we can confirm that well-known RB adders are classified into one of the two types.
Keywords :
adders; digital arithmetic; trees (mathematics); adder architectures; arithmetic algorithms; carry-save adders; counter tree diagrams; fast addition algorithms; limited carry propagation; parallel counters; positive-digit adders; redundant-binary adders; signed-digit adders; two-operand RB adders; Adders; Algorithm design and analysis; Circuit analysis; Circuit synthesis; Counting circuits; Digital arithmetic; Joining processes; Logic circuits; Signal design; Signal processing algorithms;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1329496