DocumentCode :
3372857
Title :
Design and Analysis of a Self-Repairing SRAM with On-Chip Monitor and Compensation Circuitry
Author :
Mojumder, Niladri Narayan ; Mukhopadhyay, Saibal ; Kim, Jae-Joon ; Chuang, Ching-Te ; Roy, Kaushik
Author_Institution :
Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
fYear :
2008
fDate :
April 27 2008-May 1 2008
Firstpage :
101
Lastpage :
106
Abstract :
In an SRAM array, the systematic inter-die and the random within-die variations in process parameters cause significant number of parametric failures, to degrade process yield in the nanometer technology regime. In this paper, we investigate the interaction between the inter-die and intra-die Vt variations on SRAM read and write failures. To improve robustness of SRAM cell, we propose a closed-loop compensation scheme using on-chip monitors that directly sense the global read stability and writability of the cell directly. Computer simulations based on 45nm PD/SOI technology demonstrate the viability and effectiveness of the scheme in SRAM yield enhancement.
Keywords :
SRAM chips; variational techniques; compensation circuitry; on-chip monitor; random within-die variations; self-repairing SRAM; systematic inter-die variations; Circuit analysis computing; Circuit testing; Computerized monitoring; Condition monitoring; Degradation; MOS devices; Random access memory; Robust stability; USA Councils; Voltage; Design; SRAM; failure; variation; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2008. VTS 2008. 26th IEEE
Conference_Location :
San Diego, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3123-6
Type :
conf
DOI :
10.1109/VTS.2008.26
Filename :
4511704
Link To Document :
بازگشت