DocumentCode
3373363
Title
Test application time minimization for RAS using basis optimization of column decoder
Author
Abhishek, A. ; Khan, Amanulla ; Singh, Virendra ; Saluja, Kewal K. ; Singh, Adit D.
Author_Institution
Indian Inst. of Sci., Bangalore, India
fYear
2010
fDate
May 30 2010-June 2 2010
Firstpage
2614
Lastpage
2617
Abstract
Random Access Scan, which addresses individual flip-flops in a design using a memory array like row and column decoder architecture, has recently attracted widespread attention, due to its potential for lower test application time, test data volume and test power dissipation when compared to traditional Serial Scan. This is because typically only a very limited number of random "care" bits in a test response need be modified to create the next test vector. Unlike traditional scan, most flip-flops need not be updated. Test application efficiency can be further improved by organizing the access by word instead of by bit. In this paper we present a new decoder structure that takes advantage of basis vectors and linear algebra to further significantly optimize test application in RAS by performing the write operations on multiple bits consecutively. Simulations performed on benchmark circuits show an average of 2-3 times speed up in test write time compared to conventional RAS.
Keywords
circuit testing; flip-flops; linear algebra; minimisation; RAS; basis optimization; column decoder; flip-flops; linear algebra; random access scan; test application time minimization; test data volume; test power dissipation; Circuit simulation; Circuit testing; Decoding; Flip-flops; Linear algebra; Minimization; Organizing; Performance evaluation; Power dissipation; Vectors;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location
Paris
Print_ISBN
978-1-4244-5308-5
Electronic_ISBN
978-1-4244-5309-2
Type
conf
DOI
10.1109/ISCAS.2010.5537094
Filename
5537094
Link To Document