• DocumentCode
    3374027
  • Title

    Subtype concept of VHDL for synthesis constraints

  • Author

    Ecker, W. ; März, S.

  • Author_Institution
    Siemens AG, Munich, Germany
  • fYear
    1992
  • fDate
    7-10 Sep 1992
  • Firstpage
    720
  • Lastpage
    725
  • Abstract
    The authors propose to exploit the VHSIC hardware description language (VHDL) subtype concept for formulating ranges for design constraints which could be used as inputs for synthesis tools. The proposed method relies on interpreting the range of a VHDL constant´s type as a range specification for a design constraint. Presynthesis simulation is done with an estimated value inside the specified range. Postsynthesis simulation in order to check functionality as well as consistency with design constraints is performed by using the actual values resulting from synthesis
  • Keywords
    circuit CAD; specification languages; VHDL; VHSIC hardware description language; design constraints; range specification; simulation; synthesis constraints; synthesis tools; Analytical models; Clocks; Error correction; High level synthesis; Packaging; Performance analysis; Propagation delay; Research and development; Time factors; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
  • Conference_Location
    Hamburg
  • Print_ISBN
    0-8186-2780-8
  • Type

    conf

  • DOI
    10.1109/EURDAC.1992.246184
  • Filename
    246184