DocumentCode :
3374081
Title :
Providing a VHDL-interface for proof systems
Author :
Umbreit, Gabriele
Author_Institution :
Siemens AG, Munchen, Germany
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
698
Lastpage :
703
Abstract :
When integrating formal methods into the design process, VHSIC hardware description language (VHDL) is unavoidable. A VHDL front end for the proof system LAMBDA is presented. The idea is to provide support for almost the full VHDL language and to generate executable ML descriptions that closely resemble the original VHDL programs. Choosing a purely functional approach has the benefit that the generated programs can be animated. This improves the testability of the translator
Keywords :
circuit CAD; formal verification; specification languages; LAMBDA; VHDL-interface; VHSIC hardware description language; design process; executable ML descriptions; formal methods; functional approach; proof systems; testability; Circuits; Design methodology; Facial animation; Handicapped aids; Hardware; Libraries; Logic; Process design; Software testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246187
Filename :
246187
Link To Document :
بازگشت