• DocumentCode
    3374096
  • Title

    Temporal verification of behavioral descriptions in VHDL

  • Author

    Boussebha, Djamel ; Giambiasi, Norbert ; Magnier, Janine

  • Author_Institution
    Lab. d´´Edutes et de Recherche en Inf., Nimes, France
  • fYear
    1992
  • fDate
    7-10 Sep 1992
  • Firstpage
    692
  • Lastpage
    697
  • Abstract
    An approach for verifying the temporal scheduling of behavioral models of VHSIC hardware description language (VHDL) is presented. The aim is to verify that the control flow of a behavioral description satisfies its behavioral specifications described in a formalism based on reified temporal logics, and on a notion of physical activity. From this formalism, a verification procedure is established which starts by extracting the temporal subbehaviors from given VHDL descriptions and then gives them to the temporal demonstrator to prove whether they respect the behavioral specifications
  • Keywords
    circuit CAD; formal verification; specification languages; temporal logic; VHDL; VHSIC hardware description language; behavioral descriptions; behavioral models; behavioral specifications; control flow; reified temporal logics; temporal scheduling; Data mining; Formal verification; Hardware design languages; Logic functions; Pressing; Strategic planning; Timing; Very high speed integrated circuits; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
  • Conference_Location
    Hamburg
  • Print_ISBN
    0-8186-2780-8
  • Type

    conf

  • DOI
    10.1109/EURDAC.1992.246188
  • Filename
    246188