DocumentCode :
3374114
Title :
Design metrics for RTL level estimation of delay variability due to intradie (random) variations
Author :
Merrett, Michael ; Wang, Yangang ; Zwolinski, Mark ; Maharatna, Koushik ; Alioto, Massimo
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
2498
Lastpage :
2501
Abstract :
A simple metric is presented for the accurate prediction of path delay variability during the automated synthesis of digital VLSI circuits. This allows circuit variability to be assessed at early stages within the design process with minimal computational effort, as extensive Monte Carlo or SSTA runs are not required. This paper introduces the metric and investigates its effectiveness. The final predictions of path delay variability are found to be within 10% of measured path delay variability, with an average error of 3%, for a series of test paths synthesised from randomised models of a 130nm technology library. These randomised models are generated from a 3D atomistic simulator and provide more accuracy than traditional Monte Carlo simulation runs.
Keywords :
VLSI; delays; network synthesis; random processes; 3D atomistic simulator; RTL level estimation; automated circuit synthesis; circuit variability; digital VLSI circuits; path delay variability; size 130 nm; Circuit synthesis; Computer science; Delay effects; Delay estimation; Libraries; Logic gates; Parasitic capacitance; Timing; Topology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537133
Filename :
5537133
Link To Document :
بازگشت