Title :
Compact model development for a new non-volatile memory cell architecture
Author :
O´Shea, Mike ; McCarthy, Diarmuid ; Duane, Russell ; McCarthy, Kevin ; Concannon, Ann ; Mathewson, Alan
Author_Institution :
Nat. Microelectron. Res. Centre, Cork, Ireland
Abstract :
An accurate SPICE compatible model for a novel flash memory device, the Top Floating Gate (TFG) cell, is described. This device can be integrated into CMOS processes with minimal disruption to the standard process. The cell is programmed and erased by Fowler Nordheim tunnelling, which is a low power operation thereby complying with a major requirement of system-on-chip applications. The development of an accurate model for flash memory is complicated by the variable nature of the cell. In standard flash memory, the threshold voltage and, therefore, the drain current of the cell vary as the cell is programmed or erased. In the TFG case, both the threshold voltage and series resistance vary which further complicates the model development. Our model has been found to be accurate over the full range of floating gate charge.
Keywords :
CMOS memory circuits; MOSFET; flash memories; integrated circuit modelling; semiconductor device models; tunnelling; CMOS process integration; Fowler Nordheim tunnelling; MOSFET model; SPICE compatible model; cell erasure; cell programming; compact model development; drain current; flash memory; floating gate charge; low power operation; nonvolatile memory cell architecture; series resistance; system-on-chip applications; threshold voltage; top floating gate cell; CMOS process; Flash memory; Memory architecture; Nonvolatile memory; Power system modeling; SPICE; Semiconductor device modeling; System-on-a-chip; Threshold voltage; Tunneling;
Conference_Titel :
Microelectronic Test Structures, 2002. ICMTS 2002. Proceedings of the 2002 International Conference on
Print_ISBN :
0-7803-7464-9
DOI :
10.1109/ICMTS.2002.1193188