Title :
A new hardware architecture for H.264 intra prediction frame processing
Author :
Shou-Gen, Xu ; Ming-Jiang, Wang ; Shi-Kai, Zuo
Author_Institution :
ShenZhen Grad. Sch., Harbin Inst. of Technol., Shenzhen, China
Abstract :
This paper presents a hardware architecture for H.264 intra prediction frame processing. This design reuse some modules according to the common parts of luma 16×16 prediction and chroma 8×8 prediction in architecture and algorithm. Thereby reduces the area of chip and cost, and enhances its market competition. The parallel pipeline is also adopted to enhance the encode efficiency. The top-down design method is adopted in this design. In the beginning the system architecture and C model are designed. Then we implemented the architecture by Verilog HDL. After the ASIC synthesis, which is based on Chartered 0.13μm technology library, it can run 1080P@30 under the clock frequency 102M with 386.46K logic gates. The result of simulation and synthesis show that the timing and area requirement of design are both capable for 1080P@30fps HD applications.
Keywords :
C language; hardware description languages; parallel processing; pipeline processing; video coding; ASIC synthesis; C model; H.264 intra prediction frame processing; Verilog HDL; chroma 8×8 prediction; hardware architecture for; luma 16×16 prediction; parallel pipeline; system architecture; top-down design method; Arrays; Hardware; Image reconstruction; Quantization; Streaming media; Transforms; ASIC; H.264; intra prediction; quantization;
Conference_Titel :
Internet Multimedia Systems Architecture and Application (IMSAA), 2011 IEEE 5th International Conference on
Conference_Location :
Bangalore, Karnataka
Print_ISBN :
978-1-4577-1329-3
DOI :
10.1109/IMSAA.2011.6156344