• DocumentCode
    3374672
  • Title

    Comparison between matching parameters and fluctuations at the wafer level

  • Author

    Difrenza, R. ; Llinares, P. ; Taupin, S. ; Palla, R. ; Garnier, Carole ; Ghibaudo, G.

  • Author_Institution
    Central R&D, ISTMicroelectronics, Crolles, France
  • fYear
    2002
  • fDate
    8-11 April 2002
  • Firstpage
    241
  • Lastpage
    246
  • Abstract
    This paper compares the random local fluctuations, commonly known under the term of mismatch, with the variations that appear at the wafer level for the MOS transistor and the polysilicon resistor. In particular, it highlights the strong decrease of MOSFET matching performance when the device area is reduced, by comparison to the fluctuations at the wafer level. This amazing tendency involves that the well-known phenomenon responsible for the MOS transistor mismatch do not dominate for the smallest devices. In particular, the impact of polysilicon edge roughness induced by stochastic process during photolithography or etching is investigated.
  • Keywords
    CMOS integrated circuits; MOSFET; fluctuations; integrated circuit testing; silicon; MOS transistor mismatch; MOSFET matching performance; Si; etching; matching parameters; photolithography; polysilicon edge roughness; polysilicon resistor; stochastic process; wafer level fluctuations; wafer level variations; CMOS technology; Circuit testing; Etching; Fluctuations; Isolation technology; Lithography; MOSFET circuits; Research and development; Resistors; Stochastic processes;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronic Test Structures, 2002. ICMTS 2002. Proceedings of the 2002 International Conference on
  • Print_ISBN
    0-7803-7464-9
  • Type

    conf

  • DOI
    10.1109/ICMTS.2002.1193203
  • Filename
    1193203