DocumentCode :
3374815
Title :
A unified test architecture for on-line and off-line delay fault detections
Author :
Pei, Songwei ; Li, Huawei ; Li, Xiaowei
fYear :
2011
fDate :
1-5 May 2011
Firstpage :
272
Lastpage :
277
Abstract :
This paper proposes a unified delay test architecture, in which the design resources for on-line delay fault detection can be reused to support off-line delay testing. A stability checker, which has low hardware overhead, is presented to monitor the stability violation from each critical combinational output. A global error generator, which is shared among stability checkers, can produce a global error signal from individual stability checkers to indicate whether a delay fault appears. A local scan enable generator is incorporated into the scan chain to support scan-based off-line delay testing. Experimental results are presented to validate the effectiveness of the proposed approach.
Keywords :
boundary scan testing; fault simulation; global error generator; hardware overhead; off-line delay fault detections; on-line delay fault detections; stability checker; unified delay test architecture; Circuit faults; Circuit stability; Clocks; Delay; Generators; Testing; delay fault detection; on-line testing; stabilty checker;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2011 IEEE 29th
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
978-1-61284-657-6
Type :
conf
DOI :
10.1109/VTS.2011.5783733
Filename :
5783733
Link To Document :
بازگشت