Title :
SIESTA: a multi-facet scan design system
Author :
Narayanan, Sridhar ; Njinda, Charles ; Gupta, Rajesh ; Breuer, Melvin
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
Scan design methodology has led to a range of design-for-testability techniques. However, scan techniques are not universally accepted by circuit designers because of the various overheads involved, such as chip area, performance, I/O pin count and test application time. The authors present a multi-facet scan design system called SIESTA that attempts to find solutions that satisfy designer goals and constraints. SIESTA incorporates a range of methodologies and optimization techniques that deal with the issues of partial scan, circuit partitioning, test application and scan path chaining. It employs several new concepts that do not exist in other scan design systems
Keywords :
design for testability; logic CAD; logic testing; I/O pin count; SIESTA; chip area; circuit partitioning; design-for-testability; multi-facet scan design system; optimization techniques; partial scan; performance; scan path chaining; test application; test application time; Circuit testing; Costs; Degradation; Design for testability; Flowcharts; Pins; Registers; Sequential analysis; Sequential circuits; System testing;
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
DOI :
10.1109/EURDAC.1992.246236