DocumentCode :
3375179
Title :
ALU synthesis from HDL descriptions to optimized multi-level logic
Author :
Buijs, Frank
Author_Institution :
Cadlab, Paderborn, Germany
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
175
Lastpage :
180
Abstract :
The author presents a new tool for automatic ALU (arithmetic and logic unit) synthesis that combines the translation from an HDL to logic level and subsequent multi-level logic synthesis. The existing tools treat ALUs as random logic in that they neglect the regularity of ALUs. These tools do not achieve good results for ALUs. In contrast, the described tool partitions the ALU into blocks such as bit-slices, just as in manual designs. Comparisons with existing tools show significant improvement
Keywords :
digital arithmetic; logic CAD; ALU synthesis; HDL descriptions; arithmetic and logic unit; bit-slices; optimized multi-level logic; random logic; Arithmetic; Automatic logic units; Boolean functions; Control system synthesis; Hardware design languages; High level synthesis; Logic design; Network synthesis; Optimized production technology; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246246
Filename :
246246
Link To Document :
بازگشت