DocumentCode :
3375430
Title :
Security-aware SoC test access mechanisms
Author :
Rosenfeld, Kurt ; Karri, Ramesh
Author_Institution :
Google, Inc., New York, NY, USA
fYear :
2011
fDate :
1-5 May 2011
Firstpage :
100
Lastpage :
104
Abstract :
Test access mechanisms are critical components in digital systems. They affect not only production and operational economics, but also system security. We propose a security enhancement for system-on-chip (SoC) test access that addresses the threat posed by untrustworthy cores. The scheme maintains the economy of shared wiring (bus or daisy-chain) while achieving most of the security benefits of star-topology test access wiring. Using the proposed scheme, the tester is able to establish distinct cryptographic session keys with each of the cores, significantly reducing the exposure in cases where one or more of the cores contains malicious or otherwise untrustworthy logic. The proposed scheme is out of the functional path and does not affect functional timing or power consumption.
Keywords :
cryptography; integrated circuit testing; logic testing; system-on-chip; cryptographic session keys; digital systems; malicious logic; otherwise untrustworthy logic; security-aware SoC; shared wiring; star-topology test access wiring; system-on-chip; test access mechanisms; untrustworthy cores; Clocks; Cryptography; Hardware; Logic gates; System-on-a-chip; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2011 IEEE 29th
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
978-1-61284-657-6
Type :
conf
DOI :
10.1109/VTS.2011.5783765
Filename :
5783765
Link To Document :
بازگشت