Title :
A model for the coanalysis of hardware and software architectures
Author :
Rose, Fred ; Carpenter, Todd ; Kumar, Sanjaya ; Shackleton, John ; Steeves, Todd
Author_Institution :
Honeywell Technol. Center, Honeywell Inc., Minneapolis, MN, USA
Abstract :
Successful multiprocessor system design for complex real-time embedded applications requires powerful and comprehensive, yet cost-effective, productive, and maintainable modeling. The multi-disciplinary, VHDL-based modeling library developed by the Honeywell Technology Center places heavy emphasis on multiprocessing and distributed communications. These models focus on detailed hardware performance analysis along with multiple abstraction levels for software representation and evaluation. This paper details the processor model which provides the key element for the coanalysis of hardware and software system architectures
Keywords :
computer architecture; logic CAD; logic design; real-time systems; software engineering; Honeywell Technology Center; VHDL-based modeling library; coanalysis; distributed communications; hardware performance analysis; multiprocessor system design; processor model; real-time embedded applications; software representation; Application software; Hardware; Multiprocessing systems; Performance analysis; Power system modeling; Real time systems; Software architecture; Software libraries; Software performance; Software systems;
Conference_Titel :
Hardware/Software Co-Design, 1996. (Codes/CASHE '96), Proceedings., Fourth International Workshop on
Conference_Location :
Pittsburgh, PA
Print_ISBN :
0-8186-7243-9
DOI :
10.1109/HCS.1996.492231