DocumentCode :
3375486
Title :
Combined topological and functionality based delay estimation using at layout-driven approach for high level applications
Author :
Ramachandran, Champaka ; Kurdahi, Fadi J.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
72
Lastpage :
78
Abstract :
The problem of accurate delay estimation of cell-based designs, prior to any physical design tasks, is discussed. For this purpose, accurate wire-length estimates are required, since wire delays contribute significantly to the overall delay. A new technique is presented for wire-length estimation based on a combination of analytical and constructive approaches. Given these wire-length estimates and the cell delays, it is possible to provide worst case delay paths in the design based on the circuit topology. The technique is extended to consider false paths, which provides a more accurate functionality based estimate which takes into account the estimated layout information. The technique is validated using standard MCNC benchmarks. Results indicate a 7% or better accuracy in the worst case delay predictions for designs with up to 1800 cells
Keywords :
circuit layout CAD; delays; logic CAD; cell delays; cell-based designs; circuit topology; functionality based delay estimation; high level applications; layout information; layout-driven approach; physical design tasks; standard MCNC benchmarks; topological delay estimation; wire-length estimates; worst case delay; Application software; Circuits; Delay effects; Delay estimation; Performance analysis; Physics computing; Predictive models; Process design; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246262
Filename :
246262
Link To Document :
بازگشت