DocumentCode :
3375545
Title :
A Novel mechanism for speed characterization during delay test
Author :
Majumdar, Amitava ; Sinha, Arani ; Patel, Nehal ; Setty, Ramamurthy ; Dong, Yan ; Chou, Shu-Hsuan
Author_Institution :
AMD, Inc., Sunnyvale, CA, USA
fYear :
2011
fDate :
1-5 May 2011
Firstpage :
116
Lastpage :
121
Abstract :
The impact of di/dt noise and static IR drop on at-speed scan testing has been reported in literature. Delays of paths can be impacted during delay testing by IR drop and di/dt noise in ways that change the delay ordering of paths. This, in turn, affects the ability of such tests to catch certain delay defects and impairs its use for speed binning. It is important, therefore, to address IR drop during delay tests. This paper proposes an instrumentation methodology for a design based on launch-off-capture delay tests to control the time interval between shift and capture cycles. This mechanism improves speed characterization of devices and achieves a higher capture frequency compared with traditional methods. It also addresses reduction of di/dt noise during capture. The proposed scheme is realized by (i) pipelined scan-enable and (ii) a deterministic launch-and-capture method for the tile under test. This mechanism has been implemented on silicon and experimentally observed to increase the speed of a device between 8% and 24% relative to traditional methods.
Keywords :
delay circuits; integrated circuit noise; integrated circuit testing; monolithic integrated circuits; pipeline processing; at-speed scan testing; delay ordering; di/dt noise; launch-off-capture delay tests; silicon; speed binning; speed characterization; static IR drop; Instruments; IR drop; di/dt noise; launch-off-capture; pipelined scan enable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2011 IEEE 29th
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
978-1-61284-657-6
Type :
conf
DOI :
10.1109/VTS.2011.5783770
Filename :
5783770
Link To Document :
بازگشت