Title :
Automatic stress effects computation based on a layout generation tool for analog IC
Author :
Youssef, Stéphanie ; Dupuis, Damien ; Iskander, Ramy ; Louërat, Marie-Minerve
Author_Institution :
LIP6 Lab., Univ. Pierre et Marie-Curie, Paris, France
Abstract :
This paper studies the matching and the stress effect problems that appear in deep submicron CMOS technologies. These effects significantly affect the electrical behavior of CMOS transistors. We propose a method to compute stress effect parameters resulting from different layout styles such as interdigitated and symmetrical styles. We apply this method to a transistor device and a differential pair device. We also quantify the errors due to transistor folding and stress effects in 65 nm CMOS technology for different device layouts. The results show the effectiveness of the proposed method.
Keywords :
CMOS analogue integrated circuits; analogue integrated circuits; integrated circuit layout; CMOS transistors; analog IC; automatic stress effects; deep submicron CMOS technologies; electrical behavior; layout generation tool; matching; size 65 nm; Implants; Layout; Logic gates; MOSFETs; Stress; Compact modeling; Layout Generation; Migration; Reuse; Stress effects; analog IP;
Conference_Titel :
Behavioral Modeling and Simulation Conference (BMAS), 2010 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-8996-1
DOI :
10.1109/BMAS.2010.6156590