Title :
Adaptive Error-Prediction Flip-flop for performance failure prediction with aging sensors
Author :
Martins, C.V. ; Semião, J. ; Vazquez, J.C. ; Champac, V. ; Santos, M. ; Teixeira, I.C. ; Teixeira, J.P.
Author_Institution :
INESC-ID Lisbon, Univ. of Algarve, Faro, Portugal
Abstract :
This paper presents a new approach on aging sensors for synchronous digital circuits. An adaptive error-prediction flip-flop architecture with built-in aging sensor is proposed, performing on-line monitoring of long-term performance degradation of CMOS digital systems. The main advantage is that the sensor´s performance degradation works in favor of the predictive error detection. The sensor is out of the signal path. Performance error prediction is implemented by the detection of late transitions at flip-flop data input, caused by aging (namely, due to NBTI), or to physical defects activated by long lifetime operation. Such errors must not occur in safety-critical systems (automotive, health, space). A sensor insertion algorithm is also proposed, to selectively insert them in key locations in the design. Sensors can be always active or at pre-defined states. Simulation results are presented for a balanced pipeline multiplier in 65 nm CMOS technology, using Berkeley Predictive Technology Models (PTM). It is shown that the impact of aging degradation and/or PVT (Process, power supply Voltage and Temperature) variations on the sensor enhance error prediction.
Keywords :
CMOS logic circuits; ageing; flip-flops; logic testing; sensors; Berkeley Predictive Technology Models; CMOS digital systems; CMOS technology; adaptive error-prediction flip-flop architecture; aging degradation; balanced pipeline multiplier; built-in aging sensor; flip-flop data input; long lifetime operation; long-term performance degradation; online monitoring; performance error prediction; performance failure prediction; physical defects; predictive error detection; safety-critical systems; sensor enhance error prediction; sensor insertion algorithm; signal path; size 65 nm; synchronous digital circuits; Aging; Degradation; Delay; Monitoring; Optical wavelength conversion; Propagation delay; Sensors; NBTI; aging sensor; delay insertion; performance failure prediction;
Conference_Titel :
VLSI Test Symposium (VTS), 2011 IEEE 29th
Conference_Location :
Dana Point, CA
Print_ISBN :
978-1-61284-657-6
DOI :
10.1109/VTS.2011.5783784