DocumentCode :
3375922
Title :
PAR-APLAC: parallel circuit analysis and optimization
Author :
Pajarre, Eero ; Ritoniemi, Tapani ; Tenhunen, Hannu
Author_Institution :
Signal Process Lab., Tampere Univ. of Technol., Finland
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
584
Lastpage :
589
Abstract :
The authors describe a circuit simulation, analysis and optimization software which can utilize the most common parallel processing hardware, i.e. the workstation network. The parallel processing ability has been implemented using an easy-to-use but powerful methodology. The efficiency of this methodology is demonstrated in terms of both CPU and programmer time. The feasibility of converting even large existing software systems for at least partial parallel execution is demonstrated. With a suitable set of tools the amount of changes which are needed is small. Despite the limited bandwidth of an Ethernet network, a set of networked computers can be used as an efficient parallel processor for some of the problems in electronic design automation
Keywords :
circuit analysis computing; distributed memory systems; linear integrated circuits; object-oriented methods; parallel programming; Ethernet network; PAR-APLAC; circuit simulation; electronic design automation; object oriented analog circuit design; optimization software; parallel processing hardware; workstation network; Bandwidth; Central Processing Unit; Circuit analysis; Circuit simulation; Ethernet networks; Hardware; Parallel processing; Programming profession; Software systems; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246326
Filename :
246326
Link To Document :
بازگشت