DocumentCode :
3375989
Title :
Hardware complexity of a correlation based background DAC error estimation technique for sigma-delta ADCs
Author :
Witte, Pascal ; Noeske, Carsten ; Ortmanns, Maurits
Author_Institution :
Inst. of Microelectron., Univ. of Ulm, Ulm, Germany
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
2167
Lastpage :
2170
Abstract :
This paper presents different alternatives for a hardware realization of a previously proposed correlation based background error estimation and correction technique. The technique is used to linearize the unit elements in the feedback DAC of a ΔΣ analog-to-digital converter (ΔΣ ADC). General system simplifications to reduce the necessary hardware are presented and verified by simulations. The hardware needed to realize key parts of the method-with the simplifications included-is compared between the different implementation alternatives. The hardware comparison is done for gate level implementations of an exemplary modulator, which is combined with the background estimation and correction system. Finally, the most suitable structure for an implementation is identified.
Keywords :
circuit complexity; digital-analogue conversion; estimation theory; sigma-delta modulation; ΔΣ analog-to-digital converter; correlation based background DAC error estimation technique; hardware complexity; sigma-delta ADC; Bandwidth; Delta-sigma modulation; Error analysis; Error correction; Feedback; Filters; Hardware; Linearity; Microelectronics; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537227
Filename :
5537227
Link To Document :
بازگشت