DocumentCode :
3376027
Title :
Semantics and synthesis of signals in behavioral VHDL
Author :
Ramachandran, Loganath ; Vahid, Frank ; Narayan, Sanjiv ; Gajski, Daniel D.
Author_Institution :
Dept. of Inf. & Comput. Sci., California Univ., Irvine, CA, USA
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
616
Lastpage :
621
Abstract :
Signals are a fundamental part of VHSIC hardware description language (VHDL) behavioral descriptions. Synthesis tools often inadequately address synthesis of global signals. The research presented eases the restrictions placed by existing synthesis systems on the VHDL shows that can be used to specify designs. In order to obtain functionally equivalent hardware from VHDL descriptions, it is essential to understand the semantics of VHDL constructs, especially for signals driven by several processes. The authors have introduced a conceptual hardware representation to explain the semantics of signals, ports, and resolution functions. Procedures to synthesize hardware for such constructs are given
Keywords :
circuit CAD; specification languages; VHDL; VHSIC; behavioral VHDL; behavioral descriptions; conceptual hardware representation; functionally equivalent hardware; global signals; hardware description language; ports; resolution functions; semantics; signals; Computer science; Concurrent computing; Hardware; Signal processing; Signal resolution; Signal synthesis; Standardization; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246335
Filename :
246335
Link To Document :
بازگشت