DocumentCode :
3376206
Title :
A low-jitter video clock recovery circuit
Author :
Ali, Hossam ; Hegazi, Emad
Author_Institution :
Design Dept., Silicon Vision LLC, Cairo, Egypt
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
2326
Lastpage :
2329
Abstract :
Clock recovery is a key ingredient in any video system. This paper presents a novel clock recovery structure that utilizes a new digital loop that augments the well-known fractional phase locked loop. This clock data recovery achieves the desired functionality for any video system with very small jitter attributes and with multiple output phases without using off-chip components. The proposed design allows for simple dynamic control of loop gain for the digital loop.
Keywords :
digital phase locked loops; jitter; synchronisation; video signal processing; clock data recovery; digital loop; fractional phase locked loop; loop gain; low-jitter video clock recovery circuit; video system; Circuits; Clocks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537240
Filename :
5537240
Link To Document :
بازگشت