DocumentCode :
3377560
Title :
Asynchronous FPGA architecture with distributed control
Author :
Shang, Delong ; Xia, Fei ; Yakovlev, Alex
Author_Institution :
MSD Group, Newcastle Univ., Newcastle upon Tyne, UK
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
1436
Lastpage :
1439
Abstract :
Asynchronous techniques have become more significant with continued scaling of VLSI technologies. This paper proposes an asynchronous FPGA architecture. Different from previous methods of introducing asynchrony into FPGAs, our method seeks to preserve the current FPGA cell structure as much as possible, whilst achieving delay insensitivity in the inter-cell interconnects. By using David Cells as the central technique in the delay insensitive clock replacement, this method is conducive to the establishment of an automatic design and synthesis flow. It also particularly caters for low power designs, where current FPGA solutions are not effective yet.
Keywords :
VLSI; distributed control; field programmable gate arrays; integrated circuit design; integrated circuit interconnections; David cells; VLSI technology; asynchronous FPGA architecture; automatic design; clock replacement; delay insensitivity; distributed control; field programmable gate arrays; intercell interconnects; synthesis flow; CMOS logic circuits; CMOS technology; Clocks; Delay; Distributed control; Energy consumption; Field programmable gate arrays; Integrated circuit interconnections; Nanoscale devices; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537316
Filename :
5537316
Link To Document :
بازگشت