DocumentCode :
3377811
Title :
Fast, accurate, integrated gate and switch-level fault simulation
Author :
Meyer, Wolfgang ; Camposano, Raul
Author_Institution :
German Nat. Res. Center for Comput. Sci., St. Augustin, Germany
fYear :
1993
fDate :
19-22 Apr 1993
Firstpage :
194
Lastpage :
199
Abstract :
This paper presents FEHSIM, a novel fault simulator which combines switch-level accuracy (i.e. switch-level fault models) with almost gate-level speed. FEHSIM uses a transistor netlist (e.g. SPICE) to first build the switch level model. In a second step, logic gates are extracted automatically, possibly leaving parts of the circuit such as pass transistors at the switch-level. Both models are kept during simulation. Faults are injected at the switch level. The key innovation in FEHSIM is a so called dynamic scheduler, which decides at run time if the simulation can be performed at gate-level without loosing accuracy. The results show a speed up factor of five compared with `pure´ switch level simulation maintaining full switch-level accuracy
Keywords :
automatic testing; digital simulation; electronic engineering computing; fault location; integrated circuit testing; logic testing; scheduling; FEHSIM; SPICE; bridging faults; dynamic scheduler; gate-level speed; simulation algorithm; stuck-on faults; switch level model; switch-level fault simulation; transistor netlist; Automatic logic units; Circuit faults; Circuit simulation; Dynamic scheduling; Logic circuits; Logic gates; SPICE; Switches; Switching circuits; Technological innovation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Conference_Location :
Rotterdam
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246517
Filename :
246517
Link To Document :
بازگشت