DocumentCode :
3378562
Title :
A novel low power, low area array multiplier design for DSP applications
Author :
Ravi, Nishkam ; Subbaiah, Y. ; Prasad, T.J. ; Rao, T. Subba
Author_Institution :
Dept. of Phys., RGM Coll. of Eng. & Tech, Nandyal, India
fYear :
2011
fDate :
21-22 July 2011
Firstpage :
254
Lastpage :
257
Abstract :
In this paper a low power and low area array multiplier with carry save adder is proposed. The proposed adder eliminates the final addition stage of the multiplier than the conventional parallel array multiplier. The conventional and proposed multiplier both are synthesized with 16-T full adder. Among Transmission Gate, Transmission Function Adder, 14-T, 16-T full adder shows energy efficiency. In the proposed 4×4 multiplier to add carry bits with out using Ripple Carry Adder (RCA) in the final stage, the carries given to the input of the next left column input. Due to this the proposed multiplier shows 56 less transistor count, then cause trade off in power and area. The proposed multiplier has shown 13.91% less power, 34.09% more speed and 59.91% less energy consumption for 0.18nm TSMC technology at a supply voltage 2.0V than the conventional multiplier.
Keywords :
adders; digital signal processing chips; logic design; multiplying circuits; 0.18nm TSMC technology; 14-T full adder; 16-T full adder; DSP applications; carry save adder; low power low area array multiplier design; ripple carry adder; transmission function adder; transmission gate; voltage 2.0 V; Adders; Arrays; Delay; Switching circuits; Transistors; Tuning; Area and Energy; Array Multiplier; CSA; Delay; Full Adder; Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communication, Computing and Networking Technologies (ICSCCN), 2011 International Conference on
Conference_Location :
Thuckafay
Print_ISBN :
978-1-61284-654-5
Type :
conf
DOI :
10.1109/ICSCCN.2011.6024554
Filename :
6024554
Link To Document :
بازگشت