DocumentCode :
3378747
Title :
A new DFT technique to reduce test duration for sequential circuits
Author :
Bertrand, Y. ; Bancel, F. ; Renovell, M.
Author_Institution :
Lab. d´´Inf., Robotique et Microelectron. de Montpellier, Univ. de Montpellier Sci. et Tech. du Languedoc, France
fYear :
1993
fDate :
19-22 Apr 1993
Firstpage :
498
Abstract :
Sequential ATPGs exist that are able to handle appreciable degree of sequentiality, thus allowing to use partial scan implementations with suitable fault coverage. Nevertheless, with these scan methods the test duration remains often prohibitive due to long scan-in and -out operations. The method described is based on the emulation of several easily testable configurations, during the test operation. The various configurations are generated in such a way that they exhibits a clearly reduced sequentiality, this sequentiality being expressed in terms of number and length of cycles and sequential depth. Results have been obtained on the set of sequential ISCAS89 benchmarks [Brg89] in the case of a two-configuration implementation. For each circuit, the derived configurations are found to have their sequentiality strongly reduced (in terms of number and length of cycles and sequential depth) in comparison with that of the initial circuit [Ber93]
Keywords :
integrated logic circuits; logic testing; sequential circuits; ATPGs; DFT; ISCAS89 benchmarks; automatic testing; emulation; flip-flops; logic testing; sequential circuits; test duration; Automatic test pattern generation; Bit error rate; Circuit faults; Circuit testing; Flip-flops; Multiplexing; Niobium; Sequential analysis; Sequential circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Conference_Location :
Rotterdam
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246598
Filename :
246598
Link To Document :
بازگشت