DocumentCode :
3378849
Title :
Adaptive Sampling for Efficient MPSoC Architecture Simulation
Author :
Tawk, Melhem ; Ibrahim, Khaled Z. ; Niar, Smail
Author_Institution :
LAMIH, Univ. of Valenciennes, Valenciennes
fYear :
2007
fDate :
24-26 Oct. 2007
Firstpage :
186
Lastpage :
192
Abstract :
Modern micro-architecture simulators are many orders of magnitude slower than the hardware they simulate. The use of multiprocessor architectures for supporting future mobile and embedded applications will exacerbate this slowness. In this paper, we focus on the usage of the sampling technique for simulation acceleration, in the case of design space exploration (DSE), considering MPSoC. Among the addressed issue is the formation of sampling intervals that are executed simultaneously by the different processors. We propose a technique that dynamically adjusts the size for simulation samples for multiprocessor activities overlaps. Experimental results show that with our method, the simulation can be speedup by a factor of up to 800 with a relatively small estimation error.
Keywords :
logic design; multiprocessing systems; system-on-chip; MPSoC architecture simulation; adaptive sampling; design space exploration; modern micro-architecture simulators; multiprocessor architectures; Acceleration; Computational modeling; Computer aided instruction; Computer architecture; Computer simulation; Estimation error; Hardware; Irrigation; Sampling methods; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modeling, Analysis, and Simulation of Computer and Telecommunication Systems, 2007. MASCOTS '07. 15th International Symposium on
Conference_Location :
Istanbul
ISSN :
1526-7539
Print_ISBN :
978-1-4244-1853-4
Electronic_ISBN :
1526-7539
Type :
conf
DOI :
10.1109/MASCOTS.2007.6
Filename :
4674415
Link To Document :
بازگشت