DocumentCode :
3379102
Title :
Analysis of voltage forcing consequences during in-circuit testing
Author :
Sartori, M. ; Piat, A. Chiadi ; Gallesio, A. ; Truzzi, C. ; Bonaria, L.
Author_Institution :
LETEO-COREP, Torino, Italy
fYear :
1993
fDate :
19-22 Apr 1993
Firstpage :
536
Lastpage :
537
Abstract :
In-circuit testing enables one to verify the functionality of electrical connections on the board and of components mounted on it. Despite its different drawbacks, mainly related to the potential damage that can be caused to the active components mounted on the board, this technique is still the most commonly used one as it presents almost no limitation concerning the kind of devices to be tested and the kind of failure to be detected. For this reason PCB producers are very interested in understanding the limits of this technique. The authors present a study of problems that could arise when applying the in-circuit technique to new components. Failure mechanisms which can occur during the tests are outlined and some results obtained with R/W RAM in 0.8 μm CMOS technology are discussed
Keywords :
CMOS integrated circuits; failure analysis; fault location; integrated circuit testing; integrated memory circuits; printed circuit testing; production testing; CMOS; PCB testing; RAM; functionality; in-circuit testing; voltage forcing consequences; Bonding; CMOS technology; Current density; Driver circuits; Failure analysis; Performance evaluation; Temperature; Testing; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Conference_Location :
Rotterdam
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246619
Filename :
246619
Link To Document :
بازگشت